A, Page 2

1. (i) If we want to allocate an array of n integer elements in CUDA device global memory, what would be an appropriate expression for the second argument of the cudaMalloc() call?

Answer: USize of Cint) \* h

(ii) If we want to allocate an array of n floating-point elements and have a floatingpoint pointer variable d\_A to point to the allocated memory, what would be an appropriate expression for the first argument of the cudaMalloc() call?

d/4 ((Void\*\*) & d\_A

2. (i) If we want to copy 3000 bytes of data from host array h\_A (h\_A is a pointer to (i) If we want to copy 3000 bytes of data from host array h\_A (h\_A is a pointer to element 0 of the source array) to device array d\_A (d\_A is a pointer to element 0 of the destination array), what would be an appropriate API call for this in CUDA?

Answer: CudaMemcpy (d\_A, h\_A, 3000\* Sizeof(h\_A[o]), cuda Memcpy Host to Dev. 38

(ii) How would one declare a variable err that can appropriately receive returned

(ii) How would one declare a variable err that can appropriately receive returned value of a CUDA API call?

ruda Error\_t err;

3. (i) For a vector addition, assume that the vector length is 8000, each thread calculates one output element, and the thread block size is 1024 threads. The programmer configures the kernel launch to have a minimal number of thread blocks to cover all output elements. How many threads will be in the grid?

1024×8= 8192 threads

(ii) For a tiled matrix-matrix multiplication kernel, if we use a 32 X 32 tile, what is the reduction of memory bandwidth usage for input matrices A and B?

Answer: 32 times

4. Assume a tiled matrix multiplication that handles boundary conditions. Assume that we use 32 X 32 tiles to process square matrices of 1,000 X 1,000. Within EACH thread block, what is the maximal number of warps that will have control divergence due to handling boundary conditions for loading A tiles throughout the kernel execution? Slock Organisation = (ecil(1000/22), (ecil(1000/22)) = (32, 32)

Answer:

In blocks in section I, no warp will have control divergence

In section II, No warp will have control divergence In section III, All 52 ways of the black will have continol divergence

In sectionII, 32-24= 8 warps of the block will have control divergence.

сто<sub>ву, (</sub> Sumanth Tayai Student Identity Number: ... Supervisor's Signatur Stun, A, Page 3 5. We are to process a 600 X 800 (800 pixels in the x or horizontal direction, 600 pixels in the y or vertical direction) picture with the PictureKernel(). That is m's value is 600 and n's value is 800. Code is given below \_global\_\_\_ void PictureKernel(float\* d\_Pin, float\* d\_Pout, int n, int m) { // Calculate the row # of the d\_Pin and d\_Pout element to process int Row = blockIdx.y\*blockDim.y + threadIdx.y; // Calculate the column # of the d\_Pin and d\_Pout element to process int Col = blockIdx.x\*blockDim.x + threadIdx.x; // each thread computes one element of d\_Pout if in range if ((Row < m) && (Col < n)){  $d_{Pout}[Row*n+Col] = 2*d_{Pin}[Row*n+Col];$ Assume that we decided to use a grid of 16X16 blocks. That is, each block is organized as a 2D 16X16 array of threads. How many warps will be generated during the execution of the kernel and How many Total up. of warps = 8 warps/block × (eil(600/16) × (eil (600/16))
= 8× 38×50 = 15200 warps warps will have control divergence? Answer: No warp will have control divergence 6. Assume the following simple matrix multiplication kernel global\_\_void MatrixMulKernel(float\* M, float\* N, float\* P, int Width) int Row = blockIdx.y\*blockDim.y+threadIdx.y; int Col = blockIdx.x\*blockDim.x+threadIdx.x; if ((Row < Width) && (Col < Width)) { float Pvalue = 0; for (int k = 0; k < Width; ++k) {Pvalue += M[Row\*Width+k] \* N[k\*Width+Col];} P[Row\*Width+Col] = Pvalue; Which of the following is/are true? (A)M[Row\*Width+k] and N[k\*Width+Col] are coalesced but P[Row\*Width+Col] is (B) M[Row\*Width+k], N[k\*Width+Col] and P[Row\*Width+Col] are all coalesced M[Row\*Width+k] is not coalesced but N[k\*Width+Col] and P[Row\*Width+Col] (D)M[Row\*Width+k] is coalesced but N[k\*Width+Col] andt P[Row\*Width+Col] are Answer: M [Row x width + R] is not coalsced but N [k\* width +Col] and P[Row\*Width+Col] are coolsted. Since consecutive threads, have throad ldx-x consecutively => Col is consecutive => N&Pare coalect widuring access

} }

While fetching the input tile, at least I warp will have A, Page 4. While fetching the input tile, when the fetched outside the 28 Ans: codedivergence, since 112 elements must be fetched outside the 28 /9 12x12tile => 112/32 >> 4 warps are required with 6 threads in the bust worp being inactive. 7. In a tiled 2D convolution with 12x12 output tiles and 5x5 mask, how many warps in each thread block will have control divergence? Answer: MISHOOM & AND ROOM BOOK LOND ON COME OF THE ONE OF THE OF THE OWNER sparings that boundary conditions bite haladled, tradiff the last from with the 8. For a tiled 2D convolution, if each output tile is a square with 12 elements on each side and the mask is a square with 5 elements on each side, how many elements are in each input tile? n= 2 where 2h+1 is fitter's side => No of elements in 1/P tile = (12+ 2x2) (12+2x2) = 256 elements 9. For the following basic reduction kernel code fragment, if the block size is 1024 and warp size is 32, how many warps in a block will have divergence during the iteration where stride is equal to 16? unsigned int t = threadIdx.x; Unsigned unsigned int start = 2\*blockIdx.x\*blockDim.x; partialSum[t] = input[start + t]; partialSum[blockDim.x+t] = input[start+ blockDim.x+t]; for (unsigned int stride = 1; stride <= blockDim.x; stride \*= 2) \_syncthreads(); if (t % stride == 0) {partialSum[2\*t]+= partialSum[2\*t+stride];} Ineach worp, there will be 2 active & 30 inactive through be all 32 worps will have code divergence 10. For the following improved reduction kernel, if the block size is 1024 and warp size is 32, how many warps will have divergence during the iteration where stride is equal to unsigned int t = threadIdx.x; Unsigned unsigned int start = 2\*blockIdx.x\*blockDim.x; partialSum[t] = input[start + t]; partialSum[blockDim.x+t] = input[start+ blockDim.x+t]; for (unsigned int stride = blockDim.x; stride > 0; stride  $\neq$  2) \_syncthreads(); if (t < stride) {partialSum[t] += partialSum[t+stride];}</pre> In the 1st warp, first 16 threads are active and rest are in In all other 31 warps, all threads are inactive So only I warp has code divergence

11. For the work efficient exclusive scan kernel based on reduction trees and inverse reduction trees, assume that we have 1024 elements, give the closest approximation on the total number of add operations performed in both the reduction tree phase and the reverse reduction tree phase?

Answer: 3064 additions.

12. For the work inefficient scan kernel based on reduction trees, assume that we have 1024 elements in each section and warp size is 32, how many warps in each block will have control divergence during the iteration where stride is 16? For your convenience, the relevant code fragment from the kernel is given below:

```
for (unsigned int stride = 1; stride <= threadIdx.x; stride *= 2) {
    __syncthreads();
float in1 = XY[threadIdx.x-stride];
    __syncthreads();
XY[threadIdx.x] += in1;
}</pre>
```

Answer: Only the 1st warp will have code divergence

- 13. Which of the following is a correct CUDA API call that allocates 1024 bytes of pinned memory for h\_A?
  - (A) cudaHostAlloc((void \*\*) h\_A, 1024, cudaHostAllocDefault);
  - (B) cudaPinnedAlloc((void \*\*) h\_A, 1024, cudaPinnedAllocDefault);
  - cudaHostAlloc((void \*\*) &h\_A, 1024, cudaHostAllocDefault);
  - (D) cudaPinnedAlloc((void \*\*) &h\_A, 1024, cudaPinnedAllocDefault);

Answer: Cuda Host Alloc (Cvoid ++) & h\_A, 1024, cuda Host Alloc Default);

14. Which CUDA API call can be used to perform an asynchronous data transfer?

Answer: CudaMemopy Async ( dev\_A, host\_A, size, audoMemopy Host to Device,

- 15. What is the CUDA API call that makes sure that all previous kernel executions and memory copies in a device have been completed?
- (A) \_syncthreads()
- (B) cudaDeviceSynchronize()
- (C) cudaStreamSynchronize()
- (D) \_barrier()

Answer: cuda Stream Synchronizer)

A, Page 6

nature:.

16. Given the fact: The memory is distributed among banks in such a way that each 32-bit word in a sequence is sequentially assigned to one of 32 banks. Suppose each thread loads 2 elements into shared memory using the following code:

> int tid = threadIdx.x; shared[2\*tid] = global[2\*tid];shared[2\*tid + 1] = global[2\*tid + 1];

Does it have bank conflict?

Example: tid 0 & 16 access Banko. Answer: Yes.

17. (a) What is the CGMA ratio of the following operation in a kernel (k, row, col are integers and Pvalue, Md, Nd are floating point variables):

Pvalue += Md[row][k] \* Nd[k][col];

(GMA= = = 1

18. Assume that each atomic operation in a DRAM system has a total latency of 100ns. Assume that a kernel performs 5 floating-point operations per atomic operation. What is the maximal floating-point throughput of the kernel execution as limited by the throughput of the atomic operations?

Thoughput = # HOOK HOUSEN - NO LONGE HOPS ISSE. 5 Flops/sec = 0.05 GFtops /sec. Answer:

19. In the previous Question, assume that we privatize the global memory variable into shared memory variables in the kernel and the shared memory access latency is 1ns. All original global memory atomic operations are converted into shared memory atomic operation. For simplicity, assume that the additional global memory atomic operations for accumulating privatized variable into the global variable adds 10% to the total execution time. Assume that a kernel performs 5 floating-point operations per atomic operation. What is the maximal floating-point throughput of the kernel execution as limited by the throughput of the atomic operations?

Answer: Assuming that privatized variable is accumulated after

every should memory occess atomic operation.  $3 + \frac{10}{100} \times 1 = 1.1 \text{ ns for each get atomic operation}$ .

Throughput =  $\frac{5}{1.1 \text{ ns}} = \frac{5}{1.1} \text{ GrFlops/sec}$ .

= 4.55 G. Ptops/sec.

Student Identity Number . Name: Sumanty Tayais recnnology, Gandhinagar Supervisor's Signature : A, Page 7 20. What is the theoretical performance of the machine (or computer) you use in lab-207, make sensible assumptions to answer the question. (answer with proper units). Show your work in the space provided below. Write the answer separately for CPU and Answer: Assuming that the CPU is a Quad core machine with bandwidth of 36Hz and that each come can compute 4 Flops/Gyde CPU Performance = 4 Flops/Gyde × 3×10<sup>9</sup> × Gycles/Sec × 4 cores

= 48 GrFlops/sec.

The GPU in the dutter has a is assumed to have a bandwidth of 1 GrHz and 600 rel GPU Performance = 4 Flop/gyde x 1x109 cycles/sec x 600 coras = 2400 GrFlops/sec. ores 21. Consider the following code, which we want to parallelize. do i = 1, n a [2\*i] = b[i] + c[i]d[i] = a [2\*i+1]enddo Is parallelization possible, explain briefly your "Yes" or "No". (No marks for writing Answer: Yes, But only after Loop distribution.

In the current loop we can have an auti-dependence => dCiJ uses a value in a [iti] before a [iti] stores another value in the next iteration. It combe distributed into: Loop-1- do i=1,n

d [i] = a [2xi+1] Here Loop-1 & Loop-2 can be separately parallelised, however we must have a synchronisation between Loop-1 & Loop-2. 22. In a problem of given size, 6% of the operations of a parallel program are inside a I/O functions, that are executed on a single processor, What is the minimum no. of processors required so that the parallel program gives a speedup of 10? Answer: Assuming that the nest of theory. of the operations can be paratlelised, From Ator Amhdal: Law, theoretical mass speedup = P 1 S S-1 Fraction of parallelisable code

S-1 Fraction of serval code

N-1 NO. of processors.

Since 1/0 operations are serval,

For a speedup of 10, 10=

0.94 + 0.1  $10 = \frac{1}{0.94 + 0.06} \Rightarrow 9.4 + 0.6N = N$   $\Rightarrow 0.4N = 9.4 \Rightarrow N = \frac{94}{4} = 23.5 \approx 24$ So we need a 24 processors for a theoritical massimum go most number of threads in each SM? ing block configuration would result in the

- a. 64 threads per block
- b. 128 threads per block
- 512 threads per block
- d. 1,024 threads per block

512 threads per block & 3 blocks per SM

2) 512 x 3 = 1536 tweads per SM.

24. Consider a general case where a pipeline of depth "m" is executing "N" independent

Suppose you want to get 0.5 instruction per cycle, how large should be "N" in terms

Answer: Total NO. of cycles = (M-1) + N winduptime of phase

NO of intructions percycle = 
$$\frac{N}{m-1+N} = \frac{1}{2}$$
  
=>  $2N = N + m - 1$  =>  $N = m - 1$ 

So for 0.5 instructions per cycle, N&M

25. Can we parallelize the following loop? Support your "Yes" or "No" and show your work. (no marks for writing only "yes" or "no", or for partially correct answer)

$$a[0] = 0;$$
  
 $for(i = 1; i < n; i++)$   
 $a[i] = a[i-1] + i;$ 

Answer: No. We have a loop curried dependency with a dependence distance of 1.

We cannot parallelise it since computation of a [i] needs to wait for computation of a [i-1] which needs to wait for computation of a [i-1] which needs to wait for computation of a [i-2] and so on.

26. Consider the following sparse matrix; represent it in CSR (Compressed Sparse Row) storage format.

$$3010$$
 $0000$ 
 $0241$ 
 $1001$ 

Answer:

Data = 
$$\{3, 1, 2, 4, 1, 1, 1\}$$
  
Column =  $\{(0, 2), (1, 2, 3), (0, 3)\}$   
Row =  $\{0, 2, 2, 5, 7\}$ 

27. Complete the following table from row (b) to (e). (Some of the cells in the table for example row (a) are already filled for representation).

| _   | Variable Decleration       | Memory   | Scope   |    |
|-----|----------------------------|----------|---------|----|
| (a) | int var;                   | register | thread  |    |
| (b) | shared int shared_val;     | Shared   | Block.  |    |
| (c) | int array_var [100];       | Local    | Thread  |    |
| (d) | device int global_var;     | Griebal  | Kernel  | ×, |
| (e) | constant int constant_var; | Constant | kernel. | ×  |